# CS 2110 - Lab 6

LC-3 Datapath & Tracing

Wednesday, June 8, 2022



# Lab Assignment: LC3 Quiz!

- 1) Go to Quizzes on Canvas
- 2) Select Lab 06, password: Fetch
- 3) Get a 100% to get attendance!
  - a) Unlimited attempts
  - b) Collaboration is allowed!
  - c) Ask your TAs for help:)

### Homework 3

- Released!
- Due Monday, June 13<sup>th</sup> at 11:59 PM
- Files available on Canvas
- Submit on Gradescope (unlimited submissions)

### Homework 4

- Released on Friday, June 10<sup>th</sup>
- Due Monday, June 20<sup>th</sup> at 11:59 PM
- Files available on Canvas
- Submit on Gradescope (unlimited submissions)
- Will be demoed (logistics announced soon)

#### Quiz 2

- Next Wednesday, June 15<sup>th</sup>
- Quiz opens at your assigned lab time (unless you have already established a different time with your professor)
- Full 75 minutes to take the quiz!
- After the quiz, you will join lab for the remaining period.
- A topic list will be posted on Canvas

#### Timed Lab 2

- Scheduled on Wednesday June 22<sup>nd</sup>
- 75 minutes to complete at the beginning of lab, then lab will be resumed.
- Will cover HW4 Material primarily
  - O Please have Docker working on the device you bring to Lab! If you have any trouble, please see a TA ASAP
  - O If you need outlet priority, please let a TA know ASAP
  - O You may use any submitted homework files during the timed lab
  - O Unlimited submissions throughout the TL period.



# **LC-3 Components**



# **Control Signals**

- Used to move data around
  - O **LD.** write enable for a register
  - gate\_\_\_ tri-state buffer that allows data to go onto the bus
  - MUX selector for a multiplexer



# Example

 Say we want to put the data from the PC (a register) into the MAR (another register). What signals do we turn on?



## What is Memory? - Registers VS. Memory (RAM)

You have been exposed to **sequential logic**. (i.e. registers)

Registers: Used for quick data storage on the processor.

\_\_\_\_\_

#### **Random Access Memory:**

- Memory is like a really big array
- Contains instructions for programs that are currently being executed.
- Stores any data a program may need.

#### The two "sides" of memory:

- Address side
- Data side (or Data @ Address)

NOTE: Everything here is technically in binary.

## **Memory Layout Example**

This example is used to show the type of data that can be found in memory.

| <u>Addresses</u> | Data @ Addresses            |                                                                                  |
|------------------|-----------------------------|----------------------------------------------------------------------------------|
| 0x3000           | ADD R1, R2, R0              | LC-3 Instructions: Piece of some                                                 |
| 0x3001           | HALT                        | program in memory.                                                               |
| 0x3002           | 0 <b>b</b> 0010000100010000 |                                                                                  |
| 0x3003           | 0 <b>x</b> 2110             | Random Data in Memory:                                                           |
| •••              | •••                         | Data used by a program currently being executed.  OR  Left over data from an old |
| 0x300A           | 0x300A #8464                |                                                                                  |

# **Loading from Memory**

#### Load data from memory:

- Place the **address** of where the data is located in **MAR** (**Memory Address Register**).
- Memory is read from that address and "driven" to the MDR (Memory Data Register). After that, the data moves to its destination register.



# **Storing into Memory**

#### **Store data** into memory:

- Data from a register is placed into the MDR.
- Address of where to store data is placed into the MAR.
- Data is stored in memory at the address specified by the MAR.



#### **Note**

- Every piece of data in memory is just 16 bits of binary
- How does the LC-3 know...
  - Which addresses contain data that's an instruction?
  - Which addresses contain data that's an integer?
  - Which addresses contain data that's a character?
- Answer: it doesn't!





- Two inputs:
  - O SR1: Data from register
  - O SR2: Data from register **OR** immediate value from the instruction
- Select bits come from Finite State Machine
  - $0 00 \rightarrow A + B$
  - $01 \rightarrow A AND B$
  - $0 10 \rightarrow NOTA$
  - o  $11 \rightarrow PASS A$  (unchanged)
- Drives output onto bus
- Condition codes (CC)
  - Set when writing to general purpose registers, LD.CC flag
  - Only three possible states: 001, 010, 100
  - O What do they each mean?



#### PC

- Holds the current <u>program counter</u> address of next instruction to execute
- Repeat that: "the address of the next instruction to execute"
- It does NOT hold:
  - The current instruction
  - The address of the current instruction
- Three ways to update PC
  - o PC + offset
  - o PC + 1
  - O Given a value for the PC via the bus
- The "correct" way is selected through PCMux



#### IR

- Instruction register holds the **value** of the **current** instruction
- For example, the instruction ADD R3, R1, R2 may look like:

|       | 0001 | . 011 | 00  | 1 | 0 ( | 00 01 | 0 |
|-------|------|-------|-----|---|-----|-------|---|
| ADD [ | 0001 | DR    | SR1 | 0 | 00  | SR2   |   |

- Having the correct value in the IR helps the FSM determine the current state and send the correct control signals
- A new value can be read from the bus (with signal LD.IR) and the current value is directly connected to relevant components



# **LC3 Instruction Set**

| ADD | 0001 | DR    | SR1        | 0  | 00      | SR2 |
|-----|------|-------|------------|----|---------|-----|
| ADD | 0001 | DR    | SR1        | 1  | in      | nm5 |
| AND | 0101 | DR    | SR1        | 0  | 00      | SR2 |
| AND | 0101 | DR    | SR1 1 imm5 |    | nm5     |     |
| BR  | 0000 | n z p | 1 1        | PC | offsetS |     |



# **Executing Instructions**



Instruction execution has three "stages", called *macrostates* 

- o Each macrostate is made of one or more *microstates* (1 per clock cycle)
- o The microstates are the states in the microcontroller's state machine!

#### The macrostates are:

- 1. Fetch (3 clock cycles)
  - Load the next instruction from memory into the instruction register (IR)
  - Increment the PC
- 2. Decode (1 clock cycle)
  - The microcontroller looks at the instruction to figure out how to execute it
- 3. Execute (varies)
  - The microcontroller steps through several microstates and asserts the correct control signals to execute the instruction

The book splits up executing instructions into seven phases. This is a more conceptual overview of how it works and is unrelated to the three macrostates.

## Fetch: Part 1



#### Fetch: Part 2



# Fetch: Part 3



# What needs to be done in the first microstate of the FETCH macrostate?



#### What is MEM.EN used for?



#### **Execute: immediate ADD**



# Why do we need the SR2MUX?



#### **Execute: STR (Part 1)**



#### **Execute: STR (Part 2)**



# **Execute: STR (Part 3)**



# LC-3 Execution Cycle



- The LC-3 cycles between three macrostates:
  - O Fetch (obtaining the instruction at the address stored in the PC)
  - O **Decode** (determining which instruction to execute by reading the opcode)
  - O Execute (doing whatever the instruction says to do)
- The current macrostate is tracked inside the FSM. Some take multiple clock cycles to execute.

#### **FETCH**

- Use PC value (address of next instruction) to read the next instruction from memory
- Load this value into the IR so that it can be decoded and executed later
- Increment the value of PC it must always point to the next instruction to be run



#### DECODE

- Now that the IR contains the instruction, the FSM can read the opcode.
- If the instruction is BR (branch), the FSM will also check the condition codes to ensure that the branching condition is met.



#### **EXECUTE**

- Once the instruction is decoded, the EXECUTE macrostate begins.
- Each instruction causes the EXECUTE phase to act differently.
- The EXECUTE macrostate takes a variable number of clock cycles; some instructions like ADD are quick, while others like LDI take longer.
- Once the EXECUTE macrostate completes, the FETCH macrostate restarts, using a new PC address—generally, this is the next instruction in memory
- You will be implementing the EXECUTE macrostate for many instructions (as well as the FETCH macrostate) in HW4

# **LC3 Instruction Set**

| ADD | 0001 | DR    | SR1        | 0  | 00      | SR2 |
|-----|------|-------|------------|----|---------|-----|
| ADD | 0001 | DR    | SR1        | 1  | in      | nm5 |
| AND | 0101 | DR    | SR1        | 0  | 00      | SR2 |
| AND | 0101 | DR    | SR1 1 imm5 |    | nm5     |     |
| BR  | 0000 | n z p | 1 1        | PC | offsetS |     |

